Espressif Systems /ESP32-P4 /SPI0 /SPI_SMEM_DOUT_HEX_MODE

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as SPI_SMEM_DOUT_HEX_MODE

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (SPI_SMEM_DOUT08_MODE)SPI_SMEM_DOUT08_MODE 0 (SPI_SMEM_DOUT09_MODE)SPI_SMEM_DOUT09_MODE 0 (SPI_SMEM_DOUT10_MODE)SPI_SMEM_DOUT10_MODE 0 (SPI_SMEM_DOUT11_MODE)SPI_SMEM_DOUT11_MODE 0 (SPI_SMEM_DOUT12_MODE)SPI_SMEM_DOUT12_MODE 0 (SPI_SMEM_DOUT13_MODE)SPI_SMEM_DOUT13_MODE 0 (SPI_SMEM_DOUT14_MODE)SPI_SMEM_DOUT14_MODE 0 (SPI_SMEM_DOUT15_MODE)SPI_SMEM_DOUT15_MODE 0 (SPI_SMEM_DOUTS_HEX_MODE)SPI_SMEM_DOUTS_HEX_MODE

Description

MSPI 16x external RAM output timing adjustment control register

Fields

SPI_SMEM_DOUT08_MODE

the output signals are delayed by system clock cycles, 0: output without delayed, 1: output with the posedge of clk_apb,2 output with the negedge of clk_apb, 3: output with the posedge of clk_160,4 output with the negedge of clk_160,5: output with the spi_clk high edge ,6: output with the spi_clk low edge

SPI_SMEM_DOUT09_MODE

the output signals are delayed by system clock cycles, 0: output without delayed, 1: output with the posedge of clk_apb,2 output with the negedge of clk_apb, 3: output with the posedge of clk_160,4 output with the negedge of clk_160,5: output with the spi_clk high edge ,6: output with the spi_clk low edge

SPI_SMEM_DOUT10_MODE

the output signals are delayed by system clock cycles, 0: output without delayed, 1: output with the posedge of clk_apb,2 output with the negedge of clk_apb, 3: output with the posedge of clk_160,4 output with the negedge of clk_160,5: output with the spi_clk high edge ,6: output with the spi_clk low edge

SPI_SMEM_DOUT11_MODE

the output signals are delayed by system clock cycles, 0: output without delayed, 1: output with the posedge of clk_apb,2 output with the negedge of clk_apb, 3: output with the posedge of clk_160,4 output with the negedge of clk_160,5: output with the spi_clk high edge ,6: output with the spi_clk low edge

SPI_SMEM_DOUT12_MODE

the output signals are delayed by system clock cycles, 0: output without delayed, 1: output with the posedge of clk_apb,2 output with the negedge of clk_apb, 3: output with the posedge of clk_160,4 output with the negedge of clk_160,5: output with the spi_clk high edge ,6: output with the spi_clk low edge

SPI_SMEM_DOUT13_MODE

the output signals are delayed by system clock cycles, 0: output without delayed, 1: output with the posedge of clk_apb,2 output with the negedge of clk_apb, 3: output with the posedge of clk_160,4 output with the negedge of clk_160,5: output with the spi_clk high edge ,6: output with the spi_clk low edge

SPI_SMEM_DOUT14_MODE

the output signals are delayed by system clock cycles, 0: output without delayed, 1: output with the posedge of clk_apb,2 output with the negedge of clk_apb, 3: output with the posedge of clk_160,4 output with the negedge of clk_160,5: output with the spi_clk high edge ,6: output with the spi_clk low edge

SPI_SMEM_DOUT15_MODE

the output signals are delayed by system clock cycles, 0: output without delayed, 1: output with the posedge of clk_apb,2 output with the negedge of clk_apb, 3: output with the posedge of clk_160,4 output with the negedge of clk_160,5: output with the spi_clk high edge ,6: output with the spi_clk low edge

SPI_SMEM_DOUTS_HEX_MODE

the output signals are delayed by system clock cycles, 0: output without delayed, 1: output with the posedge of clk_apb,2 output with the negedge of clk_apb, 3: output with the posedge of clk_160,4 output with the negedge of clk_160,5: output with the spi_clk high edge ,6: output with the spi_clk low edge

Links

() ()